Altera® Cyclone® 10 FPGA

Altera Cyclone 10 is a family of field-programmable gate arrays (FPGAs) offering a low-power, cost-effective solution for various applications. The Intel Cyclone 10 family includes two device families, Cyclone 10 LP, and Cyclone 10 GX, each optimized for different use cases.

 

The Intel Cyclone 10 LP family is designed for low-power, cost-sensitive applications that require a balance of power and bandwidth. It features up to 220K logic elements, 6.4 Gbps transceivers, and 1,600 Mbps DDR3 memory support. It also offers integrated intellectual property (IP) such as ARM Cortex-M1 processor, analog-to-digital converter (ADC), and digital signal processing (DSP) blocks.

 

The Cyclone 10 GX family is optimized for high-performance applications that require higher bandwidth. It features up to 220K logic elements, 12.5 Gbps transceivers, and 2,666 Mbps DDR4 memory support. Altera Cyclone 10 also offers advanced processing capabilities with up to two ARM Cortex-A9 processors, hard floating-point DSP blocks, and a range of configurable I/O standards.

 

Overall, Altera Cyclone 10 FPGAs offer a versatile and flexible solution for various applications such as industrial automation, smart vision, and automotive. They provide low-power, cost-effective, and high-performance options that can be customized to meet specific requirements.

Altera® Cyclone® 10 GX FPGA

Altera® Cyclone® 10 LP FPGA

Altera Cyclone 10 GX FPGAs are designed to deliver high-bandwidth performance for applications such as machine vision, video connectivity, and smart vision cameras.

Altera Cyclone 10 LP FPGAs are optimized for low power consumption and cost-sensitive applications.

Product OverviewProduct Overview

Altera® Cyclone® 10 LP FPGAs Product Table

PRODUCT LINE10CL00610CL01010CL01610CL02510CL04010CL05510CL08010CL120
ResourcesLogic elements (LEs)16,00010,00016,00025,00040,00055,00080,000120,000
M9K memory blocks30465666126260305432
M9K memory size (Kb)2704145045941,1342,3402,7453,888
DSP Blocks (18 x 18 multipliers)15235666126156244288
Phase-locked loops (PLL)22444444
I/O and Architectural FeaturesGlobal clock networks1010202020202020
Maximum user I/O pins176176340150325321423525
Maximum LVDS channels656513752124132178230
Package Options and I/O Pins: General-Purpose I/O (GPIO) Count, LVDS Pairs
M164 pin (8 mm x 8 mm, 0.5 mm pitch) 101,2687, 22     
U256 pin (14 mm x 14 mm, 0.8 mm pitch)176, 65 176, 65162, 53150, 52    
U484 pin (19 mm x 19 mm, 0.8 mm pitch)  340, 137 325, 124321, 132289, 110 
E144 pin (22 mm x 22mm, 0.5 mm pitch)88, 2288, 2278, 1976, 18    
F484 pin (23 mm x 23 mm, 1.0 mm pitch)  340, 137 325, 124321, 132289, 110277, 103
F780 pin (29 mm x 29 mm, 1.0 mm pitch)      423, 178525, 230

Numbers indicate GPIO count, LVDS pairs